

Managed Runtimes SIG August Meeting

August 24, 2021

# **Antitrust Policy Notice**

RISC-V International meetings involve participation by industry competitors, and it is the intention of RISC-V International to conduct all its activities in accordance with applicable antitrust and competition laws. It is therefore extremely important that attendees adhere to meeting agendas, and be aware of, and not participate in, any activities that are prohibited under applicable US state, federal or foreign antitrust and competition laws.

Examples of types of actions that are prohibited at RISC-V International meetings and in connection with RISC-V International activities are described in the RISC-V International Regulations Article 7 available here: <a href="https://riscv.org/regulations/">https://riscv.org/regulations/</a>

If you have questions about these matters, please contact your company counsel.



#### **RISC-V International**



RISC-V is a free and open ISA enabling a new era of processor innovation through open standard collaboration. Born in academia and research, RISC-V ISA delivers a new level of free, extensible software and hardware freedom on architecture, paving the way for the next 50 years of computing design and innovation.

We are a transparent, collaborative community where all are welcomed, and all members are encouraged to participate.

We as members, contributors, and leaders pledge to make participation in our community a harassment-free experience for everyone.

https://riscv.org/risc-v-international-community-code-of-conduct/

# **Agenda**



- Project updates
  - OpenJ9: Cheng (IBM)
  - OpenJDK(RV32G): Shining(PLCT)
  - WASM(WAMR): Wenyong Huang(Intel)
  - OpenJDK: Kevin(Alibaba)
- Open Discussion
  - V8: community collaboration(Xcalibyte)

### **OpenJ9 Update**



- Basic RISC-V code generator (OMR JIT component)
- Skeleton with Calling Convention & Inlining guards (in progress)
- •Interpreter-to-JIT & JIT-to-Interpreter transitions
- Simple compiled methods (primitive)
- Non-inlined virtual calls (next steps)

## Managed Runtimes SIG: More Info



- Managed Runtimes SIG(under the Software Horizontal Committee)
  - https://lists.riscv.org/g/sig-managed-runtimes
  - Mailing list: <u>sig-managed-runtimes+subscribe@lists.riscv.org</u>
- GitHub
  - https://github.com/riscv-admin-docs/Managed-Runtimes/

